

### PIC12F629/675/PIC16F630/676 Memory Programming

# This document includes the programming specifications for the following devices:

PIC12F629PIC16F630PIC12F675PIC16F676

# 1.0 PROGRAMMING THE PIC12F629/675/PIC16F630/676

The PIC12F629/675/PIC16F630/676 is programmed using a serial method. The Serial mode will allow the PIC12F629/675/PIC16F630/676 to be programmed while in the user's system. This allows for increased design flexibility. This programming specification applies to PIC12F629/675/PIC16F630/676 devices in all packages.

### 1.1 Hardware Requirements

The PIC12F629/675/PIC16F630/676 requires one power supply for VDD (5.0V) and one for VPP (12V).

### 1.2 Programming Mode

The Programming mode for the PIC12F629/675/ PIC16F630/676 allows programming of user program memory, data memory, special locations used for ID and the Configuration Word register.

FIGURE 1-1: 8-PIN DIAGRAMS FOR PIC12F629/675



FIGURE 1-2: 14-PIN DIAGRAMS FOR PIC16F630/676



FIGURE 1-3: 20-PIN DIAGRAM FOR rfPIC12F675F/H/K



TABLE 1-1: PIN DESCRIPTIONS (DURING PROGRAMMING): PIC12F629/675/PIC16F630/676

| Din Nama | During Programming |                  |                                                          |  |  |  |
|----------|--------------------|------------------|----------------------------------------------------------|--|--|--|
| Pin Name | Function           | Pin Description  |                                                          |  |  |  |
| GP1      | CLOCK              | I                | Clock Input – Schmitt Trigger Input (PIC12F629/675 only) |  |  |  |
| GP0      | DATA               | I/O              | Data Input/Output – TTL Input (PIC12F629/675 only)       |  |  |  |
| MCLR     | Programming Mode   | P <sup>(1)</sup> | Program Mode Select                                      |  |  |  |
| RA1      | CLOCK              | I                | Clock Input – Schmitt Trigger Input (PIC16F630/676 only) |  |  |  |
| RA0      | DATA               | I/O              | Data Input/Output – TTL Input (PIC16F630/676 only)       |  |  |  |
| VDD      | VDD                | Р                | Power Supply                                             |  |  |  |
| Vss      | Vss                | Р                | Ground                                                   |  |  |  |

**Legend:** I = Input, O = Output, P = Power

Note 1: In the PIC12F629/675/PIC16F630/676, the programming high voltage is internally generated. To activate the Programming mode, high voltage needs to be applied to the MCLR input. Since the MCLR is used for a level source, the MCLR does not draw any significant current.

#### 2.0 PROGRAM MODE ENTRY

#### 2.1 **User Program Memory Map**

The user memory space extends from 0x0000-0x1FFF. In Programming mode, the program memory space extends from 0x0000-0x3FFF, the first half (0x0000-0x1FFF) is user program memory and the second half (0x2000-0x3FFF) is configuration memory. The PC will increment from 0x0000-0x1FFF and wrap to 0x000, 0x2000-0x3FFF and wrap around to 0x2000 (not to 0x0000). Once in configuration memory, the highest bit of the PC remains a '1', thus always pointing to the configuration memory. The only way to point to the user program memory is to reset the part and re-enter Program/Verify mode as described in Section 2.3 "Program/Verify Mode".

In the configuration memory space, 0x2000-0x201F are physically implemented. However, only locations 0x2000-0x2003 and 0x2007 are available. Other locations are reserved.

#### 2.2 **ID Locations**

A user may store identification information (ID) in four ID locations. The ID locations are mapped in [0x2000: 0x2003]. It is recommended that the user use only the seven Least Significant bits (LSb) of each ID location. Locations read out normally, even after code protection. The ID locations read out in an unscrambled fashion after code protection is enabled. It is recommended that ID location is written as "xx xxxx xbbb bbbb" where 'bbb bbbb' is ID information.

The 14 bits may be programmed, but only the LSbs are displayed by MPLAB® IDE. xxxx's are "don't care" bits as they won't be read by MPLAB® IDE.





### 2.3 Program/Verify Mode

The Program/Verify mode is entered by holding pins clock and data low while raising MCLR pin from VIL to VIHH (high voltage). Apply VDD and data. Once in this mode, the user program memory, data memory and the configuration memory can be accessed and programmed in serial fashion. Clock is Schmitt Trigger and data is TTL input in this mode. GP4 (PIC12F629/675) or RA4 (PIC16F630/676) is tri-state, regardless of use setting.

The sequence that enters the device into the Programming/Verify mode places all other logic into the Reset state (the  $\overline{MCLR}$  pin was initially at VIL). This means that all I/O's are in the Reset state (high-impedance inputs).

FIGURE 2-2: ENTERING HIGH VOLTAGE PROGRAM/ VERIFY MODE



The normal sequence for programming is to use the Load Data command to set a value to be written at the selected address. Issue the Begin Programming command followed by a Read Data command to verify and then increment the address.

A device Reset will clear the PC and set the address to 'o'. The Increment Address command will increment the PC. The Load Configuration command will set the PC to 0x2000. The available commands are shown in Table 2-1.

## 2.3.1 SERIAL PROGRAM/VERIFY OPERATION

The clock pin is used as a clock input pin and the data pin is used for entering command bits and data input/out-put during serial operation. To input a command, the clock pin (CLOCK) is cycled six times. Each command bit is latched on the falling edge of the clock with the LSb of the command being input first. The data on pin DATA is required to have a minimum setup and hold time (see Table 5-1), with respect to the falling edge of the clock. Commands that have data associated with them (Read and Load) are specified to have a minimum delay of 1  $\mu s$  between the command and the data. After this delay, the clock pin is cycled 16 times with the first cycle being a Start bit and the last cycle being a Stop bit. Data is also input and output LSb first.

Therefore, during a read operation, the LSb will be transmitted onto pin DATA on the rising edge of the second cycle. During a load operation, the LSb will be latched on the falling edge of the second cycle. A minimum 1  $\mu s$  delay is also specified between consecutive commands.

All commands are transmitted LSb first. Data words are also transmitted LSb first. The data is transmitted on the rising edge and latched on the falling edge of the clock. To allow for decoding of commands and reversal of data pin configuration, a time separation of at least 1  $\mu s$  is required between a command and a data word (or another command).

The commands that are available are described in Table 2-1.

TABLE 2-1: COMMAND MAPPING FOR PIC12F629/675/PIC16F630/676

| Command                       |   | Мар | ping (N | Data |   |   |                          |
|-------------------------------|---|-----|---------|------|---|---|--------------------------|
| Load Configuration            | Х | Х   | 0       | 0    | 0 | 0 | 0, data (14), 0          |
| Load Data for Program Memory  | Х | Х   | 0       | 0    | 1 | 0 | 0, data (14), 0          |
| Load Data for Data Memory     | Х | Х   | 0       | 0    | 1 | 1 | 0, data (8), zero (6), 0 |
| Read Data from Program Memory | Х | Х   | 0       | 1    | 0 | 0 | 0, data (14), 0          |
| Read Data from Data Memory    | X | X   | 0       | 1    | 0 | 1 | 0, data (8), zero (6), 0 |
| Increment Address             | X | Х   | 0       | 1    | 1 | 0 |                          |
| Begin Programming             | 0 | 0   | 1       | 0    | 0 | 0 | Internally Timed         |
| Begin Programming             | 0 | 1   | 1       | 0    | 0 | 0 | Externally Timed         |
| End Programming               | 0 | 0   | 1       | 0    | 1 | 0 |                          |
| Bulk Erase Program Memory     | Х | Х   | 1       | 0    | 0 | 1 | Internally Timed         |
| Bulk Erase Data Memory        | X | Х   | 1       | 0    | 1 | 1 | Internally Timed         |

### 2.3.1.1 Load Configuration

After receiving this command, the Program Counter (PC) will be set to 0x2000. Then, by applying 16 cycles to the clock pin, the chip will load 14 bits in a data word, as described above, which will be programmed into the configuration memory. A description of the memory mapping schemes of the program memory for normal operation and Configuration mode operation is shown in Figure 2-3. After the configuration memory is entered, the only way to get back to the user program memory is to exit the Program/Verify mode by taking MCLR low (VIL).

### FIGURE 2-3: LOAD CONFIGURATION COMMAND



Note 1: GP0 and GP1 apply to PIC12F629/675 only. For PIC16F630/676, use RA0 and RA1, respectively.

### 2.3.1.2 Load Data For Program Memory

After receiving this command, the chip will load in a 14-bit data word when 16 cycles are applied, as described previously. A timing diagram for the Load Data command is shown in Figure 2-4.

### FIGURE 2-4: LOAD DATA FOR PROGRAM MEMORY COMMAND



Note 1: GP0 and GP1 apply to PIC12F629/675 only. For PIC16F630/676, use RA0 and RA1, respectively.

### 2.3.1.3 Load Data For Data Memory

After receiving this command, the chip will load in a 14-bit data word when 16 cycles are applied. However, the data memory is only 8 bits wide and thus, only the first 8 bits of data after the Start bit will be programmed into the data memory. It is still necessary to cycle the clock the full 16 cycles in order to allow the internal circuitry to reset properly. The data memory contains 128 bytes. Only the lower 8 bits of the PC are decoded by the data memory and therefore, if the PC is greater than 0x7F, it will wrap around and address a location within the physically implemented memory.

### FIGURE 2-5: LOAD DATA FOR DATA MEMORY COMMAND



Note 1: GP0 and GP1 apply to PIC12F629/675 only. For PIC16F630/676, use RA0 and RA1, respectively.

### 2.3.1.4 Read Data From Program Memory

After receiving this command, the chip will transmit data bits out of the program memory (user or configuration) currently accessed, starting with the second rising edge of the clock input. The data pin will go into Output mode on the second rising clock edge and revert to Input mode (high-impedance) after the 16th rising edge.

If the program memory is code-protected ( $\overline{CP} = 0$ ), the data is read as zeros.

#### FIGURE 2-6: READ DATA FROM PROGRAM MEMORY COMMAND



Note 1: GP0 and GP1 apply to PIC12F629/675 only. For PIC16F630/676, use RA0 and RA1, respectively.

### 2.3.1.5 Read Data From Data Memory

After receiving this command, the chip will transmit data bits out of the data memory starting with the second rising edge of the clock input. The data pin will go into Output mode on the second rising edge and revert to Input mode (high-impedance) after the 16th rising edge. As previously stated, the data memory is 8 bits wide and therefore, only the first 8 bits that are output are actual data. If the data memory is code-protected, the data is read as all zeros. A timing diagram of this command is shown in Figure 2-7.

### FIGURE 2-7: READ DATA FROM DATA MEMORY COMMAND



Note 1: GP0 and GP1 apply to PIC12F629/675 only. For PIC16F630/676, use RA0 and RA1, respectively.

#### 2.3.1.6 Increment Address

The PC is incremented when this command is received. A timing diagram of this command is shown in Figure 2-8.

It is not possible to decrement the address counter. To reset this counter, the user should exit and re-enter Programming mode.

#### FIGURE 2-8: INCREMENT ADDRESS COMMAND (PROGRAM/VERIFY)



Note 1: GP0 and GP1 apply to PIC12F629/675 only. For PIC16F630/676, use RA0 and RA1, respectively.

#### 2.3.1.7 Begin Programming (Internally Timed)

A Load command must be given before every Begin Programming command. Programming of the appropriate memory (user program memory or data memory) will begin after this command is received and decoded. An internal timing mechanism executes a write. The user must allow for program cycle time for programming to complete. No End Programming command is required.

When programming data memory, the byte being addressed is erased before being programmed.





# 2.3.1.8 Begin Programming (Externally Timed)

A Load command must be given before every Begin Programming command. Programming of the appropriate memory (user program memory or data memory) will begin after this command is received and decoded. Programming requires (TPROG2) time and is terminated using an End Programming command (see Figure 2-11). This command programs the current location, no erase is performed.

FIGURE 2-10: BEGIN PROGRAMMING (EXTERNALLY TIMED)







### 2.3.1.9 Bulk Erase Program Memory

After this command is performed and Calibration bits are erased, the entire program memory is erased. If data is code-protected, data memory will also be erased.

- Note 1: The OSCCAL word and BG bits must be read prior to erasing the device and restored during the programming operation. OSCCAL is at location 0x3FF and the BG bits are bits 12 and 13 of the Configuration Word (0x2007).
  - 2: The OSCCAL location must contain the RETLW instruction within its data in order to be verified properly. The data in the OSCCAL location should be '11 01xx xxxx xxxx,' where the x's are "don't care" bits and are ignored by the programmer.

To perform a bulk erase of the program memory, the following sequence must be performed.

- 1. Read OSCCAL 0x3FF.
- 2. Verify RETLW instruction for OSCCAL location.
- 3. Read Configuration Word.
- 4. Do a Bulk Erase Program Memory command.
- 5. Wait TERA to complete bulk erase.

If the address is pointing to the ID/configuration program memory (0x2000-0x201F), then both the user memory and the ID locations will be erased.

FIGURE 2-12: BULK ERASE PROGRAM MEMORY COMMAND



### 2.3.1.10 Bulk Erase Data Memory

To perform a bulk erase of the data memory, the following sequence must be performed.

- 1. Do a Bulk Erase Data Memory command.
- 2. Wait TERA to complete bulk erase.

Data memory won't erase if code-protected ( $\overline{CPD} = 0$ ).

Note: All bulk erase operations must take place at 4.5V to 5.5V VDD range for PIC12F629/675/PIC16F630/676 devices and 2.0V to 5.5V VDD for PIC16F630-ICD device.

### FIGURE 2-13: BULK ERASE DATA MEMORY COMMAND





FIGURE 2-15: PROGRAM FLOWCHART – PIC12F629/675/PIC16F630/676 CONFIGURATION MEMORY





FIGURE 2-17: PROGRAM FLOWCHART – PIC12F629/675/PIC16F630/676 ERASE FLASH MEMORY



### 3.0 CONFIGURATION WORD

The PIC12F629/675/PIC16F630/676 has several Configuration bits. These bits can be programmed (reads '0') or left unchanged (reads '1') to select various device configurations.

### REGISTER 3-1: CONFIGURATION WORD FOR PIC12F629/675/PIC16F630/676

| R/P-1  | R/P-1 | U-0 | U-0 | U-0 | R/P-1 |
|--------|-------|-----|-----|-----|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| BG1    | BG0   | _   |     | _   | CPD   | CP    | BODEN | MCLRE | PWRTE | WDTE  | FOSC2 | FOSC1 | FOSC0 |
| hit 12 |       |     |     |     |       |       |       |       |       |       |       |       | hit 0 |

bit 13-12 BG<1:0>: Band Gap Calibration bits(2)

00 = Lowest band gap voltage

. . .

11 = Highest band gap voltage

bit 11-9 Unimplemented: Read as '0'

bit 8 CPD: Code Protection Data bit

1 = Data memory is not protected

0 = Data memory is external read protected

bit 7 **CP**: Code Protection bit

1 = Program memory is not code-protected

0 = Program memory is code-protected

bit 6 **BODEN**: Brown-out Detect Enable bit<sup>(1)</sup>

1 = BOD enabled

0 = BOD disabled

bit 5 MCLRE: MCLR Pin Function Select bit

 $1 = \overline{MCLR}$  pin is  $\overline{MCLR}$  function

0 = MCLR pin is alternate function, MCLR function is internally disabled

bit 4 **PWRTE**: Power-up Timer Enable bit<sup>(1)</sup>

1 = PWRT disabled

0 = PWRT enabled

bit 3 WDTE: Watchdog Timer Enable bit

1 = WDT enabled

0 = WDT disabled

bit 2-0 FOSC<2:0>: Oscillator Selection bits(3)

000 = LP oscillator: Low-power crystal on GP5/T1CKI/OSC1/CLKIN and GP4/T1G/OSC2/CLKOUT

001 = XT oscillator: Crystal/resonator on GP5/T1CKI/OSC1/CLKIN and GP4/T1G/OSC2/CLKOUT

010 = HS oscillator: High-speed crystal/resonator on GP5/T1CKI/OSC1/CLKIN and GP4/T1G/OSC2/CLKOUT

011 = EC: I/O function on GP4/T1G/OSC2/CLKOUT, CLKIN on GP5/T1CKI/OSC1/CLKIN

100 = INTOSC oscillator: I/O function on GP4/T1G/OSC2/CLKOUT, I/O function on GP5/T1CKI/OSC1/CLKIN

101 = INTOSC oscillator: CLKOUT function on GP4/T1G/OSC2/CLKOUT, I/O function on GP5/T1CKI/OSC1/CLKIN

110 = RC oscillator: I/O function on GP4/ $\overline{T1G}$ /OSC2/CLKOUT, RC on GP5/T1CKI/OSC1/CLKIN

111 = RC oscillator: CLKOUT function on GP4/T1G/OSC2/CLKOUT, RC on GP5/T1CKI/OSC1/CLKIN

**Note 1:** Enabling Brown-out Detect Reset Enable does not automatically enable the Power-up Timer Enable (PWRTE).

2: The Band Gap Calibration bits must be read and preserved, then replaced by the user during any bulk erase operation.

**3:** GP4 and GP5 apply to PIC12F629/675 only. For PIC16F630/676, use RA4 and RA5, respectively.

| _ |     |   | _   |
|---|-----|---|-----|
|   | .eq |   |     |
|   |     | - | 161 |
|   |     |   |     |

R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'

-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown

### 3.1 Device ID Word

The device ID word for each device is located at 2006h.

TABLE 3-1: DEVICE ID VALUES

| Device    | Device ID Value |        |  |  |  |  |  |
|-----------|-----------------|--------|--|--|--|--|--|
| Device    | Dev             | Rev    |  |  |  |  |  |
| PIC12F629 | 00 1111 100     | x xxxx |  |  |  |  |  |
| PIC12F675 | 00 1111 110     | x xxxx |  |  |  |  |  |
| PIC16F630 | 01 0000 110     | x xxxx |  |  |  |  |  |
| PIC16F676 | 01 0000 111     | x xxxx |  |  |  |  |  |

### 4.0 CODE PROTECTION

For PIC12F629/675/PIC16F630/676 devices, once code protection is enabled, all program memory locations, except 0X3FF, reads all '0's. The ID locations and the Configuration Word read out in an unprotected fashion. Further programming is disabled for the entire program memory. Data memory is protected with its own Code Protection Data bit (CPD). It is possible to program the ID locations and the Configuration Word.

### 4.1 Disabling Code Protection

It is recommended that the following procedure be performed before any other programming is attempted. It is also possible to turn code protection off ( $\overline{CPD} = 1$ ) using this procedure. However, all data within the program memory and the data memory will be erased when this procedure is executed and thus, the security of the data or code is not compromised.

To disable code-protect:

- a) Read and store OSCCAL and BG bits.
- b) Execute Load Configuration (000000).
- c) Execute Bulk Erase Program Memory (001001).
- d) Wait TERA.
- e) Execute Bulk Erase Data Memory (001011).
- f) Wait TERA.
- Reset device to reset address counter before reprogramming device.
- h) Restore OSCCAL and BG bits.

**Note:** To ensure system security, if  $\overline{CPD}$  bit = 0, step c) will also erase data memory.

### 4.2 Embedding Configuration Word and ID Information in the Hex File

To allow portability of code, the programmer is required to read the Configuration Word and ID locations from the hex file when loading the hex file. If Configuration Word information was not present in the hex file, then a simple warning message may be issued. Similarly, while saving a hex file, Configuration Word and ID information must be included. An option to not include this information may be provided.

Specifically for the PIC12F629/675/PIC16F630/676, the EEPROM data memory should also be embedded in the hex file (see **Section 4.3.2 "Embedding Data EEPROM Contents In Hex File"**).

Microchip Technology Incorporated feels strongly that this feature is important for the benefit of the end customer.

### 4.3 Checksum Computation

#### 4.3.1 CHECKSUM

Checksum is calculated by reading the contents of the PIC12F629/675/PIC16F630/676 memory locations and adding up the opcodes to the maximum user addressable location (e.g., 0x3FE for the PIC12F629/675/PIC16F630/676). Any carry bits exceeding 16 bits are neglected. Finally, the Configuration Word (appropriately masked) is added to the checksum. Checksum computation for the devices is shown in Table 4-1.

The checksum is calculated by summing the following:

- The contents of all program memory locations.
- · The Configuration Word, appropriately masked.
- · Masked ID locations (when applicable).

The 16 LSbs of this sum is the checksum.

The following table describes how to calculate the checksum for each device.

- Note 1: The checksum calculation differs depending on the code-protect setting. Since the program memory locations read out differently depending on the codeprotect setting, Table 4-1 describes how to manipulate the actual program memory values to simulate the values that would be read from a protected device. When calculating a checksum by reading a device, the entire program memory can simply be read and summed. The Configuration Word and ID locations can always be read.
  - 2: Some older devices have an additional value added in the checksum. This is to maintain compatibility with older device programmer checksums.

TABLE 4-1: CHECKSUM COMPUTATION

| Device         | Code-Protect | Checksum*                       | Blank<br>Value | 0x25E6 at 0 and<br>Max. Address |
|----------------|--------------|---------------------------------|----------------|---------------------------------|
| PIC12F629/675/ | OFF          | SUM[0x0000:0x3FE] + CFGW & 01FF | BE00           | 89CE                            |
| PIC16F630/676  | ALL          | CFGW & 0x01FF + SUM_ID          | BF7F           | 8B4D                            |

**Legend:** CFGW = Configuration Word

SUM[a:b] = [Sum of locations a to b inclusive]

SUM\_ID = ID locations masked by 0xF then made into a 16-bit value with ID0 as the Most Significant

nibble.

For example: ID0 = 0x1, ID1 = 0x2, ID3 = 0x3, ID4 = 0x4, then  $SUM_ID = 0x1234$ 

\*Checksum = [Sum of all the individual expressions] MODULO [0xFFFF]

+ = Addition & = Bitwise AND

# 4.3.2 EMBEDDING DATA EEPROM CONTENTS IN HEX FILE

The programmer should be able to read data EEPROM information from a hex file and conversely (as an option), write data EEPROM contents to a hex file, along with program memory information and fuse information.

The 128 data memory locations are logically mapped starting at address 0x2100. The format for data memory storage is one data byte per address location, LSb aligned.

### 5.0 PROGRAM/VERIFY MODE ELECTRICAL CHARACTERISTICS

TABLE 5-1: AC/DC CHARACTERISTICS TIMING REQUIREMENTS FOR PROGRAM/VERIFY MODE

|          |                                                                                                    | Cton dond                                                                                                                                                                                                | )      | . Canditia | na /unlas |                                                  |  |  |  |
|----------|----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------|-----------|--------------------------------------------------|--|--|--|
| AC/DC (  | CHARACTERISTICS                                                                                    | Standard Operating Conditions (unless otherwise stated) Operating Temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ Operating Voltage $4.5\text{V} \le \text{VDD} \le 5.5\text{V}$ |        |            |           |                                                  |  |  |  |
| AO/DO C  | MANAGIENIONIOS                                                                                     |                                                                                                                                                                                                          |        |            |           |                                                  |  |  |  |
| Sym.     | Characteristics                                                                                    | Min.                                                                                                                                                                                                     | Тур.   | Max.       | Units     | Conditions/Comments                              |  |  |  |
| General  |                                                                                                    |                                                                                                                                                                                                          |        | •          |           | •                                                |  |  |  |
| VDD      | VDD level for word operations, program memory                                                      | 2.0<br>4.5                                                                                                                                                                                               | _      | 5.5<br>5.5 | V<br>V    | PIC16F630-ICD<br>PIC12F629/675,<br>PIC16F630/676 |  |  |  |
| VDD      | VDD level for word operations, data memory                                                         | 4.5                                                                                                                                                                                                      | _      | 5.5        | V         |                                                  |  |  |  |
| VDD      | VDD level for bulk erase/write operations, program and data memory                                 | 4.5                                                                                                                                                                                                      | _      | 5.5        | V         |                                                  |  |  |  |
| VIHH     | High voltage on MCLR for Programming mode entry                                                    | VDD + 3.5                                                                                                                                                                                                | _      | 13.5       | V         |                                                  |  |  |  |
| TVHHR    | MCLR rise time (Vss to Vhh) for Programming mode entry                                             | _                                                                                                                                                                                                        | _      | 1.0        | μs        |                                                  |  |  |  |
| TPPDP    | Hold time after VPP ↑                                                                              | 5                                                                                                                                                                                                        | _      | _          | μs        |                                                  |  |  |  |
| VIH1     | (CLOCK, DATA) input high level                                                                     | 0.8 VDD                                                                                                                                                                                                  | _      | _          | V         |                                                  |  |  |  |
| VIL1     | (CLOCK, DATA) input low level                                                                      | 0.2 VDD                                                                                                                                                                                                  |        | _          | V         |                                                  |  |  |  |
| TSET0    | CLOCK, DATA setup time before MCLR↑ (Programming mode selection pattern setup time)                | 100                                                                                                                                                                                                      | _      | _          | ns        |                                                  |  |  |  |
| THLD0    | CLOCK, DATA hold time after MCLR ↑ (Programming mode selection pattern setup time)                 | 5                                                                                                                                                                                                        | _      | _          | μs        |                                                  |  |  |  |
| Serial P | ogram/Verify                                                                                       |                                                                                                                                                                                                          |        | 1.         | •         | 1                                                |  |  |  |
| TSET1    | Data in setup time before clock↓                                                                   | 100                                                                                                                                                                                                      |        | _          | ns        |                                                  |  |  |  |
| THLD1    | Data in hold time after clock↓                                                                     | 100                                                                                                                                                                                                      |        | _          | ns        |                                                  |  |  |  |
| TDLY1    | Data input not driven to next clock input (delay required between command/data or command/command) | 1.0                                                                                                                                                                                                      | _      | _          | μs        |                                                  |  |  |  |
| TDLY2    | Delay between clock↓ to clock↑ of next command or data                                             | 1.0                                                                                                                                                                                                      | _      | _          | μs        |                                                  |  |  |  |
| TDLY3    | Clock <sup>↑</sup> to data out valid (during read data)                                            | _                                                                                                                                                                                                        | _      | 80         | ns        |                                                  |  |  |  |
| TERA     | Erase cycle time                                                                                   |                                                                                                                                                                                                          | 4      | 8          | ms        |                                                  |  |  |  |
| TPROG1   | Programming cycle time (internally timed)                                                          | _                                                                                                                                                                                                        | 5<br>2 | 6<br>2.5   | ms        | Data Memory<br>Program Memory                    |  |  |  |
| TPROG2   | Programming cycle time (externally timed)                                                          | 2                                                                                                                                                                                                        |        | 2          | ms        | 10°C ≤ TA ≤ +40°C<br>Program Memory              |  |  |  |
| TDIS     | Time delay from program to compare (HV discharge time)                                             | 0.5                                                                                                                                                                                                      |        |            | μs        |                                                  |  |  |  |

**NOTES:** 

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not
  mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WAR-RANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip's products as critical components in life support systems is not authorized except with express written approval by Microchip. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, Accuron, dsPIC, KEELOQ, microID, MPLAB, PIC, PICmicro, PICSTART, PRO MATE, PowerSmart, rfPIC, and SmartShunt are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AmpLab, FilterLab, Migratable Memory, MXDEV, MXLAB, PICMASTER, SEEVAL, SmartSensor and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, dsPICDEM, dsPICDEM.net, dsPICworks, ECAN, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, Linear Active Thermistor, MPASM, MPLIB, MPLINK, MPSIM, PICkit, PICDEM, PICDEM.net, PICLAB, PICtail, PowerCal, PowerInfo, PowerMate, PowerTool, rfLAB, rfPICDEM, Select Mode, Smart Serial, SmartTel, Total Endurance and WiperLock are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

 $\ensuremath{\mathsf{SQTP}}$  is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2005, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

QUALITY MANAGEMENT SYSTEM

CERTIFIED BY DNV

ISO/TS 16949:2002

Microchip received ISO/TS-16949:2002 quality system certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona and Mountain View, California in October 2003. The Company's quality system processes and procedures are for its PICmicro® 8-bit MCUs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



### WORLDWIDE SALES AND SERVICE

#### **AMERICAS**

**Corporate Office** 

2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200

Fax: 480-792-7277 Technical Support:

http://support.microchip.com

Web Address: www.microchip.com

**Atlanta** 

Alpharetta, GA Tel: 770-640-0034 Fax: 770-640-0307

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** 

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit

Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Kokomo

Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

San Jose

Mountain View, CA Tel: 650-215-1444 Fax: 650-961-0286

**Toronto** 

Mississauga, Ontario,

Canada

Tel: 905-673-0699 Fax: 905-673-6509 ASIA/PACIFIC

**Australia - Sydney** Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

China - Beijing

Tel: 86-10-8528-2100 Fax: 86-10-8528-2104

China - Chengdu

Tel: 86-28-8676-6200 Fax: 86-28-8676-6599

China - Fuzhou

Tel: 86-591-8750-3506 Fax: 86-591-8750-3521

China - Hong Kong SAR

Tel: 852-2401-1200 Fax: 852-2401-3431

China - Qingdao

Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066 **China - Shenyang** 

Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

China - Shenzhen

Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

China - Shunde

Tel: 86-757-2839-5507 Fax: 86-757-2839-5571

China - Wuhan

Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

China - Xian

Tel: 86-29-8833-7250 Fax: 86-29-8833-7256 ASIA/PACIFIC

India - Bangalore

Tel: 91-80-2229-0061 Fax: 91-80-2229-0062

India - New Delhi

Tel: 91-11-5160-8631 Fax: 91-11-5160-8632

India - Pune

Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

Japan - Yokohama

Tel: 81-45-471-6166 Fax: 81-45-471-6122

Korea - Gumi

Tel: 82-54-473-4301 Fax: 82-54-473-4302

Korea - Seoul

Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Penang

Tel: 604-646-8870 Fax: 604-646-5086

Philippines - Manila

Tel: 632-634-9065 Fax: 632-634-9069

Singapore

Tel: 65-6334-8870 Fax: 65-6334-8850

Taiwan - Hsin Chu

Tel: 886-3-572-9526 Fax: 886-3-572-6459

**Taiwan - Kaohsiung** Tel: 886-7-536-4818

Fax: 886-7-536-4803

**Taiwan - Taipei** Tel: 886-2-2500-6610

Fax: 886-2-2508-0102 **Thailand - Bangkok** 

Tel: 66-2-694-1351 Fax: 66-2-694-1350 **EUROPE** 

Austria - Weis

Tel: 43-7242-2244-399 Fax: 43-7242-2244-393

Denmark - Copenhagen

Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris

Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Munich** 

Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan

Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen

Tel: 31-416-690399 Fax: 31-416-690340

Spain - Madrid

Tel: 34-91-352-30-52 Fax: 34-91-352-11-47

**UK - Wokingham** Tel: 44-118-921-5869

Fax: 44-118-921-5820